Takip et
Linbin Chen
Linbin Chen
PhD, Northeastern University
northeastern.edu üzerinde doğrulanmış e-posta adresine sahip
Başlık
Alıntı yapanlar
Alıntı yapanlar
Yıl
Design and evaluation of multiple valued logic gates using pseudo N-type carbon nanotube FETs
J Liang, L Chen, J Han, F Lombardi
IEEE Transactions on Nanotechnology 13 (4), 695-708, 2014
1512014
On the design of approximate restoring dividers for error-tolerant applications
L Chen, J Han, W Liu, F Lombardi
IEEE Transactions on Computers 65 (8), 2522-2533, 2015
762015
Design of approximate unsigned integer non-restoring divider for inexact computing
L Chen, J Han, W Liu, F Lombardi
Proceedings of the 25th edition on Great Lakes Symposium on VLSI, 51-56, 2015
712015
Design and analysis of inexact floating-point adders
W Liu, L Chen, C Wang, M O’Neill, F Lombardi
IEEE Transactions on Computers 65 (1), 308-314, 2015
632015
Design, evaluation and application of approximate high-radix dividers
L Chen, J Han, W Liu, P Montuschi, F Lombardi
IEEE Transactions on Multi-Scale Computing Systems 4 (3), 299-312, 2018
412018
Algorithm and design of a fully parallel approximate coordinate rotation digital computer (CORDIC)
L Chen, J Han, W Liu, F Lombardi
IEEE Transactions on Multi-Scale Computing Systems 3 (3), 139-151, 2017
412017
Efficient Implementations of Reduced Precision Redundancy (RPR) Multiply and Accumulate (MAC)
K Chen, L Chen, P Reviriego, F Lombardi
IEEE Transactions on Computers 68 (5), 784-790, 2018
302018
Inexact floating-point adder for dynamic image processing
W Liu, L Chen, C Wang, M O'Neill, F Lombardi
14th IEEE International Conference on Nanotechnology, 239-243, 2014
282014
Design of approximate high-radix dividers by inexact binary signed-digit addition
L Chen, F Lombardi, P Montuschi, J Han, W Liu
Proceedings of the on Great Lakes Symposium on VLSI 2017, 293-298, 2017
262017
Design and reliability analysis of multiple valued logic gates using carbon nanotube FETs
J Liang, J Han, L Chen, F Lombardi
Proceedings of the 2012 IEEE/ACM International Symposium on Nanoscale …, 2012
142012
A fully parallel approximate CORDIC design
L Chen, F Lombardi, J Han, W Liu
2016 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH …, 2016
82016
FDSOI SRAM cells for low power design at 22nm technology node
L Chen, F Lombardi, J Han
2014 IEEE 57th International Midwest Symposium on Circuits and Systems …, 2014
72014
An enhanced HSPICE macromodel of a PCM cell with threshold switching and recovery behavior
L Chen, F Lombardi, J Han
2014 IEEE 57th International Midwest Symposium on Circuits and Systems …, 2014
22014
Low Power Designs Using Approximate Computing and Emerging Memory at Nanoscales
L Chen
Northeastern University, 2021
12021
CCE: A Combined SRAM and Non Volatile Cache for Endurance of Next Generation Multilevel Non Volatile Memories in Embedded Systems
L Chen, P Junsangsri, P Reviriego, F Lombardi
Proceedings of the 14th IEEE/ACM International Symposium on Nanoscale …, 2018
12018
Design and operational assessment of an intra-cell hybrid L2 cache
L Chen, J Han, W Liu, F Lombardi
2017 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH), 1-6, 2017
12017
Sistem, işlemi şu anda gerçekleştiremiyor. Daha sonra yeniden deneyin.
Makaleler 1–16